

# GW2AR series of FPGA Products Package & Pinout User Guide

UG229-1.6.2E, 02/02/2024

#### Copyright © 2024 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

GOWIN are trademarks of Guangdong Gowin Semiconductor Corporation and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

#### Disclaimer

GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.

## **Revision History**

| Date       | Version | Description                                                                                                                                                  |  |
|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 05/11/2018 | 1.0.6E  | Initial version published.                                                                                                                                   |  |
| 03/27/2019 | 1.1E    | The EQ176 package added.                                                                                                                                     |  |
| 03/10/2020 | 1.2E    | A note for the Max. user I/O added.                                                                                                                          |  |
| 06/30/2020 | 1.2.1E  | The package name of QN88/EQ144 (PSRAM embedded) updated to QN88P/EQ144P.                                                                                     |  |
| 08/07/2020 | 1.3E    | QN88PF and EQ144PF added.                                                                                                                                    |  |
| 05/14/2021 | 1.4E    | PG256S added.                                                                                                                                                |  |
| 09/27/2022 | 1.5E    | <ul> <li>GW2AR-18 PG256S removed.</li> <li>The note of A (NOM) value in QN88 added.</li> <li>EQ144/EQ144P/EQ144PF/EQ176 package outline modified.</li> </ul> |  |
| 03/10/2023 | 1.6E    | GW2AR-18 LQ144 and LQ176 packages removed.                                                                                                                   |  |
| 12/28/2023 | 1.6.1E  | <ul> <li>The description of "2.5 Introduction to the I/O BANK" optimized.</li> <li>Recommended PCB Layout diagrams added.</li> </ul>                         |  |
| 02/02/2024 | 1.6.2E  | "Figure 4-4 Recommended PCB Layout EQ144/EQ144P/EQ144PF" in "4 Package Diagrams" updated.                                                                    |  |

## **Contents**

| C  | ontents                                                       | i   |
|----|---------------------------------------------------------------|-----|
| Li | ist of Figures                                                | ii  |
| Li | ist of Tables                                                 | iii |
| 1  | About This Guide                                              | 1   |
|    | 1.1 Purpose                                                   | 1   |
|    | 1.2 Related Documents                                         | 1   |
|    | 1.3 Abbreviations and Terminology                             | 1   |
|    | 1.4 Support and Feedback                                      | 1   |
| 2  | Overview                                                      | 2   |
|    | 2.1 PB-Free Package                                           | 2   |
|    | 2.2 Max. I/O Information and LVDS Pair                        | 2   |
|    | 2.3 Power Pin                                                 | 3   |
|    | 2.4 Pin Quantity                                              | 3   |
|    | 2.5 Introduction to the I/O BANK                              | 6   |
| 3  | View of Pin Distribution                                      | 7   |
|    | 3.1 GW2AR-18 Pins Distribution View                           | 7   |
|    | 3.1.1 View of QN88 Pins Distribution (Embedded with SDRAM)    | 7   |
|    | 3.1.2 View of QN88P Pins Distribution (Embedded with PSRAM)   | 8   |
|    | 3.1.3 View of QN88PF Pins Distribution (Embedded with PSRAM)  | 9   |
|    | 3.1.4 View of EQ144 Pins Distribution (Embedded with SDRAM)   | 10  |
|    | 3.1.5 View of EQ144P Pins Distribution (Embedded with PSRAM)  | 11  |
|    | 3.1.6 View of EQ144PF Pins Distribution (Embedded with PSRAM) | 12  |
|    | 3.1.7 View of EQ176 Pins Distribution (Embedded with SDRAM)   | 13  |
| 4  | Package Diagrams                                              | 15  |
|    | 4.1 QN88/QN88P/QN88PF Package Outline (10mm x 10mm)           | 15  |
|    | 4.2 EQ144/ EQ144P/EQ144PF Package Outline (20mm x 20mm)       | 17  |
|    | 4.3 EQ176 Package Outline (20mm x 20mm)                       | 19  |

## **List of Figures**

| Figure 3-1 View of GW2AR-18 QN88 Pins Distribution (Embedded with SDRAM)   | 7  |
|----------------------------------------------------------------------------|----|
| Figure 3-2 View of GW2AR-18 QN88P Pins Distribution (Embedded with PSRAM)  | 8  |
| Figure 3-3 View of GW2AR-18 QN88PF Pins Distribution (Embedded with PSRAM) | 9  |
| Figure 3-4 GW2AR-18 EQ144 Pins Distribution View (Embedded with SDRAM)     | 10 |
| Figure 3-5 GW2AR-18 EQ144P Pins Distribution View (Embedded with PSRAM)    | 11 |
| Figure 3-6 GW2AR-18 EQ144PF Pins Distribution View (Embedded with PSRAM)   | 12 |
| Figure 3-7 GW2AR-18 EQ176 Pins Distribution View (Embedded with SDRAM)     | 13 |
| Figure 4-1 Package Outline QN88/QN88P/QN88PF                               | 15 |
| Figure 4-2 Recommended PCB Layout QN88/QN88P/QN88PF                        | 16 |
| Figure 4-3 Package Outline EQ144/EQ144P/EQ144PF                            | 17 |
| Figure 4-4 Recommended PCB Layout EQ144/EQ144P/EQ144PF                     | 18 |
| Figure 4-5 Package Outline EQ176                                           | 19 |
| Figure 4-6 Recommended PCB Layout EQ176                                    | 20 |

UG229-1.6.2E

## **List of Tables**

| Fable 1-1 Abbreviations and Terminology                           | 1  |
|-------------------------------------------------------------------|----|
| Table 2-1 Max. I/O Information and LVDS Pair                      | 2  |
| Table 2-2 GW2AR Power Pin                                         | 3  |
| Table 2-3 Quantity of GW2AR-18 Pins (Devices Embedded With SDRAM) | 3  |
| Table 2-4 Quantity of GW2AR-18 Pins (Devices Embedded With PSRAM) | 4  |
| Table 3-1 Other pins in GW2AR-18 QN88 (Embedded with SDRAM)       | 8  |
| Table 3-2 Other pins in GW2AR-18 QN88P (Embedded with PSRAM)      | 9  |
| Table 3-3 Other pins in GW2AR-18 QN88PF (Embedded with PSRAM)     | 10 |
| Table 3-4 Other pins in GW2AR-18 EQ144 (Embedded with SDRAM)      | 11 |
| Table 3-5 Other pins in GW2AR-18 EQ144P (Embedded with PSRAM)     | 12 |
| Table 3-6 Other pins in GW2AR-18 EQ144PF (Embedded with PSRAM)    | 13 |
| Table 3-7 Other pins in GW2AR-18 EQ176 (Embedded with SDRAM)      | 14 |

UG229-1.6.2E

1 About This Guide 1.1 Purpose

## 1 About This Guide

## 1.1 Purpose

This manual contains an introduction to the GW2AR series of FPGA products together with a definition of the pins, a list of pin numbers, distribution of pins, and package diagrams.

## 1.2 Related Documents

The latest user guides are available on GOWINSEMI Website. You can find the related documents at <a href="https://www.gowinsemi.com">www.gowinsemi.com</a>:

- 1. DS226, GW2AR series of FPGA Products Data Sheet
- UG290, Gowin FPGA Products Programming and Configuration User Guide
- 3. UG115, GW2AR-18 Pinout

## 1.3 Abbreviations and Terminology

The abbreviations and terminologies used in this manual are delineated in Table 1-1 below.

Table 1-1 Abbreviations and Terminology

| Abbreviations and Terminology | Name                          |
|-------------------------------|-------------------------------|
| EQ                            | eLQFP package                 |
| FPGA                          | Field Programmable Gate Array |
| QN                            | QFN package                   |

## 1.4 Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below.

Website: <a href="www.gowinsemi.com">www.gowinsemi.com</a>
E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a>

UG229-1.6.2E 1(20)

2 Overview 2.1 PB-Free Package

## 2<sub>Overview</sub>

The GW2AR series of FPGA products are the first generation products of Arora family, and they are one kind of SIP chip. Compared with GW2A series, the difference is that GW2AR series of integrates abundant SDRAM. GW2AR series of products also provide the high-performance DSP resources, high-speed LVDS interface, and abundant BSRAM memory resources. These embedded resources with a streamlined FPGA architecture and 55nm process make GW2AR series of FPGA products suitable for high-speed and low-cost applications.

GOWINSEMI provides a new generation of FPGA hardware development environment through the market-oriented independent research and development. This supports GW2AR series of FPGA products and applies to FPGA synthesizing, layout, place and routing, data bitstream generation and download, etc.

## 2.1 PB-Free Package

The GW2AR series of FPGA Products are PB free in line with the EU RoHS environmental directives. The substances used in the GW2AR series of FPGA products are in full compliance with the IPC-1752 standards.

## 2.2 Max. I/O Information and LVDS Pair

Table 2-1 Max. I/O Information and LVDS Pair

| Package | Pitch (mm) | Size (mm) | E-pad Size(mm) | GW2AR-18 |
|---------|------------|-----------|----------------|----------|
| EQ144   | 0.5        | 20 x 20   | 9.74 x 9.74    | 120(35)  |
| EQ144P  | 0.5        | 20 x 20   | 9.74 x 9.74    | 120(35)  |
| EQ144PF | 0.5        | 20 x 20   | 9.74 x 9.74    | 120(35)  |
| QN88    | 0.4        | 10 x 10   | 6.74 x 6.74    | 66(22)   |
| QN88P   | 0.4        | 10 x 10   | 6.74 x 6.74    | 66(22)   |
| QN88PF  | 0.4        | 10 x 10   | 6.74 x 6.74    | 66(22)   |
| EQ176   | 0.4        | 20 x 20   | 6 x 6          | 140(45)  |

#### Note!

• The package types in this manual are written with abbreviations. See 1.3 Abbreviations and Terminology.

UG229-1.6.2E 2(20)

2 Overview 2.3 Power Pin

 The JTAGSEL\_N and JTAG pins are exclusive. The JTAGSEL\_N pin and the four pins of JTAG (TCK, TDI, TDO, and TMS) cannot be simultaneously used as I/O

### 2.3 Power Pin

Table 2-2 GW2AR Power Pin

| VCC      | VCCIO0   | VCCIO1   | VCCIO2   |
|----------|----------|----------|----------|
| VCCIO3   | VCCIO4   | VCCIO5   | VCCIO6   |
| VCCIO7   | VCCX     | VSS      | NC       |
| VCCPLLL0 | VCCPLLL1 | VCCPLLR0 | VCCPLLR1 |

## 2.4 Pin Quantity

Table 2-3 Quantity of GW2AR-18 Pins (Devices Embedded With SDRAM)

| Pin Type                         |          | GW2AR-18 |         |        |
|----------------------------------|----------|----------|---------|--------|
|                                  |          | QN88     | EQ144   | EQ176  |
|                                  | BANK0    | 8/4/2    | 19/8/4  | 19/9/6 |
|                                  | BANK1    | 9/4/4    | 12/6/6  | 18/9/8 |
|                                  | BANK2    | 4/2/1    | 12/6/3  | 12/5/3 |
| I/O Single<br>ended/Differential | BANK3    | 17/6/3   | 24/11/6 | 20/8/4 |
| pair/LVDS <sup>[1]</sup>         | BANK4    | 8/3/3    | 17/8/6  | 19/9/8 |
|                                  | BANK5    | 10/5/5   | 16/8/5  | 18/8/5 |
|                                  | BANK6    | 9/4/4    | 12/6/3  | 17/8/6 |
|                                  | BANK7    | 1/0/0    | 8/4/2   | 17/6/5 |
| Max. User I/O <sup>[2]</sup>     |          | 66       | 120     | 140    |
| Differential Pair                |          | 28       | 57      | 62     |
| True LVDS Output                 |          | 22       | 35      | 45     |
| VCC                              |          | 4        | 0       | 4      |
| VCC/VCCPLLL1[3]                  |          | 0        | 4       | 0      |
| VCCX                             |          | 0        | 0       | 4      |
| VCCX/ VCCIO2/ VCCIO6/VCCIO7[3]   |          | 3        | 4       | 0      |
| VCCIO2/VCCIO3/VCCIO6/VCCIO7      |          | 0        | 0       | 8      |
| VCCX/VCCIO2/VCCIO3<br>VCCIO7     | /VCCIO6/ | 0        | 0       | 0      |
| VCCIO0                           |          | 1        | 1       | 2      |
| VCCIO1                           |          | 1        | 1       | 2      |
| VCCIO2                           |          | 0        | 0       | 0      |
| VCCIO3                           |          | 1        | 2       | 0      |
| VCCIO4                           |          | 1        | 1       | 2      |
| VCCIO5                           |          | 1        | 1       | 2      |
| VCCIO6                           |          | 0        | 0       | 0      |
| VCCIO7                           |          | 0        | 0       | 0      |

UG229-1.6.2E 3(20)

2 Overview 2.4 Pin Quantity

| Din Type  | GW2AR-18 |       |       |
|-----------|----------|-------|-------|
| Pin Type  | QN88     | EQ144 | EQ176 |
| VCCPLLL0  | 0        | 1     | 0     |
| VCCPLLL1  | 1        | 0     | 1     |
| VCCPLLR0  | 0        | 1     | 1     |
| VCCPLLR1  | 1        | 1     | 1     |
| VCCPLLL   | 0        | 0     | 0     |
| VCCPLLR   | 0        | 0     | 0     |
| VSS       | 7        | 6     | 8     |
| MODE0     | 1        | 1     | 1     |
| MODE1     | 1        | 1     | 1     |
| MODE2     | 0        | 1     | 1     |
| EXTR      | 1        | 1     | 1     |
| JTAGSEL_N | 0        | 0     | 0     |
| NC        | 0        | 0     | 0     |

Table 2-4 Quantity of GW2AR-18 Pins (Devices Embedded With PSRAM)

| Pin Type                        |                       | GW2AR-18 |         |        |         |
|---------------------------------|-----------------------|----------|---------|--------|---------|
|                                 |                       | QN88P    | EQ144P  | QN88PF | EQ144PF |
|                                 | BANK0                 | 8/4/2    | 19/8/4  | 8/4/2  | 19/8/4  |
|                                 | BANK1                 | 9/4/4    | 12/6/6  | 9/4/4  | 12/6/6  |
|                                 | BANK2                 | 4/2/1    | 12/6/3  | 4/2/1  | 12/6/3  |
| I/O Single end/<br>Differential | BANK3                 | 17/6/3   | 24/11/6 | 17/6/3 | 24/11/6 |
| pair <sup>[1]</sup>             | BANK4                 | 8/3/3    | 17/8/6  | 8/3/3  | 17/8/6  |
|                                 | BANK5                 | 10/5/5   | 16/8/5  | 10/5/5 | 16/8/5  |
|                                 | BANK6                 | 9/4/4    | 12/6/3  | 9/4/4  | 12/6/3  |
|                                 | BANK7                 | 1/0/0    | 8/4/2   | 1/0/0  | 8/4/2   |
| Max. User I/O <sup>[2]</sup>    |                       | 66       | 120     | 66     | 120     |
| Differential Pair               |                       | 28       | 57      | 28     | 57      |
| True LVDS outpu                 | ıt                    | 22       | 35      | 22     | 35      |
| VCC                             |                       | 4        | 0       | 4      | 0       |
| VCC/VCCPLLL1                    | [3]                   | 0        | 4       | 0      | 4       |
| VCCX                            |                       | 0        | 0       | 0      | 0       |
| VCCX/VCCIO1/\                   | /CCIO6 <sup>[3]</sup> | 2        | 0       | 2      | 0       |
| VCCX/VCCIO4/VCCIO6[3]           |                       | 0        | 2       | 0      | 2       |
| VCCIO2/VCCIO73                  |                       | 2        | 3       | 0      | 0       |
| VCCIO0                          |                       | 1        | 1       | 1      | 1       |
| VCCIO1                          |                       | 0        | 1       | 0      | 1       |
| VCCIO2                          |                       | 0        | 0       | 1      | 1       |
| VCCIO3                          |                       | 1        | 2       | 1      | 2       |

UG229-1.6.2E 4(20)

2 Overview 2.4 Pin Quantity

| Din Tuno  | GW2AR-18 |        |        |         |  |
|-----------|----------|--------|--------|---------|--|
| Pin Type  | QN88P    | EQ144P | QN88PF | EQ144PF |  |
| VCCIO4    | 1        | 0      | 1      | 0       |  |
| VCCIO5    | 1        | 1      | 1      | 1       |  |
| VCCIO6    | 0        | 0      | 0      | 0       |  |
| VCCIO7    | 0        | 0      | 1      | 2       |  |
| VCCPLLL0  | 0        | 1      | 0      | 1       |  |
| VCCPLLL1  | 1        | 0      | 1      | 0       |  |
| VCCPLLR0  | 0        | 1      | 0      | 1       |  |
| VCCPLLR1  | 1        | 1      | 1      | 1       |  |
| VSS       | 7        | 6      | 7      | 6       |  |
| MODE0     | 1        | 1      | 1      | 1       |  |
| MODE1     | 1        | 1      | 1      | 1       |  |
| MODE2     | 0        | 1      | 0      | 1       |  |
| EXTR      | 1        | 1      | 1      | 1       |  |
| JTAGSEL_N | 0        | 0      | 0      | 0       |  |

#### Note!

- [1] Single end/Differential/LVDS I/O quantity include CLK pins, and download pins.
- [2] The JTAGSEL\_N and JTAG pins are exclusive. The JTAGSEL\_N pin and the four pins of JTAG (TCK, TDI, TDO, and TMS) cannot be simultaneously used as I/O.

• [3] Pin multiplexing.

UG229-1.6.2E 5(20)

## 2.5 Introduction to the I/O BANK

There are eight I/O Banks in the GW2AR series of FPGA products.

Please refer to <u>DS226, GW2AR series of FPGA Products Data</u> <u>Sheet > 2.4 Input/Output Blocks</u> for detailed Bank distribution schematic.

This manual provides an overview of the distribution view of the pins in the GW2AR series of FPGA products. Different IO Banks in GW2AR series of FPGA products are marked with different colors.

User I/O, power, and ground are also marked with different symbols and colors. The different symbols and colors used for different pins are defined as follows:

- "<sup>●</sup>" denotes I/Os in BANK0. The filling color changes with the BANK.
- "D" denotes I/Os in BANK1. The filling color changes with the BANK.
- "♥ denotes I/Os in BANK2. The filling color changes with the BANK.
- "D" denotes I/Os in BANK3. The filling color changes with the BANK.
- "

   "denotes I/Os in BANK4. The filling color changes with the BANK.
- "<sup>®</sup>" denotes I/Os in BANK5. The filling color changes with the BANK.
- "<sup>™</sup> denotes I/Os in BANK6. The filling color changes with the BANK.
- "D" denotes I/Os in BANK7. The filling color changes with the BANK.
- "\$" denotes VCC, VCCX, and VCCIO. The filling color does not change.
- "=" denotes VSS. The filling color does not change.
- "

   " denotes NC.
- "E" denotes dedicated pins EXTR.

UG229-1.6.2E 6(20)

## 3 View of Pin Distribution

### 3.1 GW2AR-18 Pins Distribution View

### 3.1.1 View of QN88 Pins Distribution (Embedded with SDRAM)

88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 **⇒** 66 65 ≉ 64 ₽ 63 ₽ ₽ 62 ₽ 61 ₽ **60** ₽ ♠ 59 58 ₽ 57 **(4) (4)** 56 12 ₽ 54 53 **D** 52 16 51 **(** 50 18 Ð 49 ₽ **(1)** ₽ 48 20 **(** 47 21 46 \$ \$ 45

 \$\displays\$
 \$\di

Figure 3-1 View of GW2AR-18 QN88 Pins Distribution (Embedded with SDRAM)

UG229-1.6.2E 7(20)

Table 3-1 Other pins in GW2AR-18 QN88 (Embedded with SDRAM)

| VCC                       | 1, 22, 45, 66             |
|---------------------------|---------------------------|
| VCCIO0                    | 78                        |
| VCCIO1                    | 67                        |
| VCCIO3                    | 58                        |
| VCCIO4                    | 44                        |
| VCCIO5                    | 23                        |
| VCCX/VCCIO2/VCCIO6/VCCIO7 | 3,12, 64                  |
| VCCPLLL1                  | 14                        |
| VCCPLLR1                  | 50                        |
| VSS                       | 2, 21, 24, 43, 46, 65, 68 |
| EXTR                      | 47                        |
| MODE                      | 87, 88                    |

#### 3.1.2 View of QN88P Pins Distribution (Embedded with PSRAM)

Figure 3-2 View of GW2AR-18 QN88P Pins Distribution (Embedded with PSRAM)



UG229-1.6.2E 8(20)

Table 3-2 Other pins in GW2AR-18 QN88P (Embedded with PSRAM)

| VCC                | 1, 22, 45, 66             |
|--------------------|---------------------------|
| VCCIO0             | 78                        |
| VCCIO2/VCCIO7      | 3, 64                     |
| VCCIO3             | 58                        |
| VCCIO4             | 44                        |
| VCCIO5             | 23                        |
| VCCX/VCCIO1/VCCIO6 | 12, 67                    |
| VCCPLLL1           | 14                        |
| VCCPLLR1           | 50                        |
| VSS                | 2, 21, 24, 43, 46, 65, 68 |
| EXTR               | 47                        |
| MODE               | 87, 88                    |

## 3.1.3 View of QN88PF Pins Distribution (Embedded with PSRAM)

Figure 3-3 View of GW2AR-18 QN88PF Pins Distribution (Embedded with PSRAM)



UG229-1.6.2E 9(20)

Table 3-3 Other pins in GW2AR-18 QN88PF (Embedded with PSRAM)

| VCC                | 1, 22, 45, 66             |
|--------------------|---------------------------|
| VCCIO0             | 78                        |
| VCCIO2             | 64                        |
| VCCIO3             | 58                        |
| VCCIO4             | 44                        |
| VCCIO5             | 23                        |
| VCCIO7             | 3                         |
| VCCX/VCCIO1/VCCIO6 | 12, 67                    |
| VCCPLLL1           | 14                        |
| VCCPLLR1           | 50                        |
| VSS                | 2, 21, 24, 43, 46, 65, 68 |
| EXTR               | 47                        |
| MODE               | 87, 88                    |

### 3.1.4 View of EQ144 Pins Distribution (Embedded with SDRAM)

Figure 3-4 GW2AR-18 EQ144 Pins Distribution View (Embedded with SDRAM)



UG229-1.6.2E 10(20)

Table 3-4 Other pins in GW2AR-18 EQ144 (Embedded with SDRAM)

| VCC/VCCPLLL1                 | 1, 36, 73, 108         |
|------------------------------|------------------------|
| VCCIO0                       | 127                    |
| VCCIO1                       | 109                    |
| VCCIO3                       | 77, 91                 |
| VCCIO4                       | 55                     |
| VCCIO5                       | 37                     |
| VCCX/ VCCIO2/ VCCIO6/ VCCIO7 | 5,19,31,103            |
| VCCPLLL0                     | 8                      |
| VCCPLLR0                     | 104                    |
| VCCPLLR1                     | 81                     |
| VSS                          | 2, 17, 53, 74, 89, 107 |
| EXTR                         | 75                     |
| MODE                         | 142, 143, 144          |

### 3.1.5 View of EQ144P Pins Distribution (Embedded with PSRAM)

Figure 3-5 GW2AR-18 EQ144P Pins Distribution View (Embedded with PSRAM)



UG229-1.6.2E 11(20)

Table 3-5 Other pins in GW2AR-18 EQ144P (Embedded with PSRAM)

| VCC/VCCPLLL1       | 1, 36, 73, 108         |
|--------------------|------------------------|
| VCCIO0             | 127                    |
| VCCIO1             | 109                    |
| VCCIO3             | 77, 91                 |
| VCCIO5             | 37                     |
| VCCIO2/VCCIO7      | 5,19,103               |
| VCCX/VCCIO4/VCCIO6 | 31,55                  |
| VCCPLLL0           | 8                      |
| VCCPLLR0           | 104                    |
| VCCPLLR1           | 81                     |
| VSS                | 2, 17, 53, 74, 89, 107 |
| EXTR               | 75                     |
| MODE               | 142, 143, 144          |

## 3.1.6 View of EQ144PF Pins Distribution (Embedded with PSRAM)

Figure 3-6 GW2AR-18 EQ144PF Pins Distribution View (Embedded with PSRAM)



UG229-1.6.2E 12(20)

Table 3-6 Other pins in GW2AR-18 EQ144PF (Embedded with PSRAM)

| VCC/VCCPLLL1       | 1, 36, 73, 108         |
|--------------------|------------------------|
| VCCIO0             | 127                    |
| VCCIO1             | 109                    |
| VCCIO2             | 103                    |
| VCCIO3             | 77, 91                 |
| VCCIO5             | 37                     |
| VCCIO7             | 5,19                   |
| VCCX/VCCIO4/VCCIO6 | 31,55                  |
| VCCPLLL0           | 8                      |
| VCCPLLR0           | 104                    |
| VCCPLLR1           | 81                     |
| VSS                | 2, 17, 53, 74, 89, 107 |
| EXTR               | 75                     |
| MODE               | 142, 143, 144          |

## 3.1.7 View of EQ176 Pins Distribution (Embedded with SDRAM)

Figure 3-7 GW2AR-18 EQ176 Pins Distribution View (Embedded with SDRAM)



UG229-1.6.2E 13(20)

Table 3-7 Other pins in GW2AR-18 EQ176 (Embedded with SDRAM)

| VCC                             | 1, 44, 89, 132                   |
|---------------------------------|----------------------------------|
| VCCIO0                          | 155, 176                         |
| VCCIO1                          | 133, 153                         |
| VCCIO4                          | 67, 88                           |
| VCCIO5                          | 45, 65                           |
| VCCX                            | 23, 66, 115, 154                 |
| VCCIO2/VCCIO3/VCCIO6/VCCI<br>O7 | 5,13,22,40,95,110,130            |
| VCCPLLL1                        | 34                               |
| VCCPLLR0                        | 127                              |
| VCCPLLR1                        | 94                               |
| VSS                             | 2, 43, 46, 87, 90, 131, 134, 175 |
| EXTR                            | 91                               |
| MODE                            | 111, 112, 113                    |

UG229-1.6.2E 14(20)

# **4**Package Diagrams

## 4.1 QN88/QN88P/QN88PF Package Outline (10mm x 10mm)

TOP VIEW

EXYOSED PAD

SIDE VIEW

| STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VIEW | STEEL VI

Figure 4-1 Package Outline QN88/QN88P/QN88PF

#### Note!

- For GW2AR-LV18QN88, the value of A (NOM) is 0.9mm.
- For GW2AR-LV18QN88P and GW2AR-LV18QN88PF, the value of A (NOM) is 0.9mm.

UG229-1.6.2E 15(20)

**TOP VIEW** Unit:mm D2 10.00 D 10.00 Ε C ← Ď D2 2.16 **E2** 2.16 Ρ 9.90 е 0.40 0.85 L 0.20 b С 0.84

Figure 4-2 Recommended PCB Layout QN88/QN88P/QN88PF

UG229-1.6.2E 16(20)

## 4.2 EQ144/ EQ144P/EQ144PF Package Outline (20mm x 20mm)

Figure 4-3 Package Outline EQ144/EQ144P/EQ144PF









| SYMBOL     | MILLIMETER |       |       |
|------------|------------|-------|-------|
| STVIDOL    | MIN        | NOM   | MAX   |
| A          |            | _     | 1.60  |
| A1         | 0.05       | _     | 0.15  |
| A2         | 1.35       | 1.40  | 1.45  |
| A3         | 0.59       | 0.64  | 0.69  |
| b          | 0.18       |       | 0.26  |
| b1         | 0.17       | 0.20  | 0.23  |
| С          | 0.13       | _     | 0.17  |
| c1         | 0.12       | 0.13  | 0.14  |
| D          | 21.80      | 22.00 | 22.20 |
| <b>D</b> 1 | 19.90      | 20.00 | 20.10 |
| Е          | 21.80      | 22.00 | 22.20 |
| E1         | 19.90      | 20.00 | 20.10 |
| е          | 0.50BSC    |       |       |
| eB         | 21.15      |       | 21.40 |
| L          | 0.45       | _     | 0.75  |
| D2         | 9.74REF    |       |       |
| E2         | 9.74REF    |       |       |
| L1         | 1.00REF    |       |       |
| θ          | 0          | _     | 7     |

UG229-1.6.2E 17(20)



Figure 4-4 Recommended PCB Layout EQ144/EQ144P/EQ144PF

UG229-1.6.2E 18(20)

## 4.3 EQ176 Package Outline (20mm x 20mm)

Figure 4-5 Package Outline EQ176











| SYMBOL | MILLIMETER |       |       |  |
|--------|------------|-------|-------|--|
| SIMBOL | MIN        | NOM   | MAX   |  |
| A      | _          |       | 1.60  |  |
| A1     | 0.05       | 0.10  | 0.15  |  |
| A2     | 1.30       | 1.40  | 1.50  |  |
| A3     | 0.59       | 0.64  | 0.69  |  |
| b      | 0.14       |       | 0.22  |  |
| b1     | 0.13       | 0.16  | 0.19  |  |
| с      | 0.13       |       | 0.17  |  |
| c1     | 0.12       | 0.13  | 0.14  |  |
| D      | 21.80      | 22.00 | 22.20 |  |
| D1     | 19.90      | 20.00 | 20.10 |  |
| E      | 21.80      | 22.00 | 22.20 |  |
| E1     | 19.90      | 20.00 | 20.10 |  |
| e      | 0.40BSC    |       |       |  |
| L      | 0.45       | 0.60  | 0.75  |  |
| D2     | 6.00REF    |       |       |  |
| E2     | 6.00REF    |       |       |  |
| L1     | 1.00REF    |       |       |  |
| θ      | 0          |       | 7°    |  |

UG229-1.6.2E 19(20)

D **TOP VIEW** Unit:mm ⊢Е2→ 20.00 D Ε 20.00 Ε 21.40 Ρ D2 1.90 1.90 **E2** С 0.74 0.40 е L 1.55 0.20 b

Figure 4-6 Recommended PCB Layout EQ176

UG229-1.6.2E 20(20)

